

| Doc. version                  | 0.3        |  |  |  |  |
|-------------------------------|------------|--|--|--|--|
| Effective date                | 2007.08.03 |  |  |  |  |
| Total pages                   | 22         |  |  |  |  |
| (Not include this cover page) |            |  |  |  |  |

# Product Specification 2.4" COLOR TFT-LCD

MODEL NAME: A024QN01 V0

Note: The content of this specification is subject to change.

© 2007 AU Optronics All Rights Reserved,

Do Not Copy.

<sup>\*</sup> No Reproduction and Redistribution Allowed



**Version:** 0.3 **Page:** 0/22

# Record of Revision

| Version | Revise Date | Page        | Content                                                                       |
|---------|-------------|-------------|-------------------------------------------------------------------------------|
| 0.0     | 2007/02/08  |             | First draft                                                                   |
| 0.1     | 2007/03/12  | 15          | Modify transmittance from 5.5% to 6.0%                                        |
| 0.2     | 2007/05/23  | 18<br>21-22 | Update "G. Suggested FPC Layout Circuit".  Add "I. Recommended Initial Code". |
| 0.3     | 2007/08/03  | 21-23       | Update "I. Recommended Initial Code".                                         |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         |             |             |                                                                               |
|         | _           |             |                                                                               |



#### Version: Page: 1/23

0.3

# Index

| A. General Specification                                                                                                                                                                                               | 2  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 1. Physical Specifications                                                                                                                                                                                             | 2  |
| B. Electrical Specifications                                                                                                                                                                                           | 3  |
| 1. Input/Output signal interface 2. Absolute Maximum Ratings 3. Electrical characteristics 3.1 Typical operating conditions 3.2 Power consumption (Note 1) 4. AC Characteristics 4.1 CPU i80 system 4.2 CPU i68 system |    |
| C. Optical Specification                                                                                                                                                                                               | 13 |
| D. Reliability Test Items:                                                                                                                                                                                             | 15 |
| 1. Test Items and Conditions                                                                                                                                                                                           | 15 |
| E. Packing Form                                                                                                                                                                                                        | 16 |
| F. Outline Dimensions of TFT LCD Drawing                                                                                                                                                                               | 17 |
| G. Suggested FPC Layout Circuit                                                                                                                                                                                        | 18 |
| H. Suggested Pin assignment of FPC                                                                                                                                                                                     | 19 |
| L Recommended Initial Code                                                                                                                                                                                             | 21 |



Version: 0.3 Page: 2/23

# 1. Physical Specifications

| NO. | ltem                     | Specification                          | Remark |
|-----|--------------------------|----------------------------------------|--------|
| 1   | Display method           | Active matrix TFT                      |        |
| 2   | Display mode             | Transmissive                           |        |
| 3   | Display resolution (dot) | 240 X RGB (H) X 320(V)                 |        |
| 4   | Active area (mm)         | 36.72 (H) x 48.96 (V)                  |        |
| 5   | Screen size (inch)       | 2.41 inch diagonal                     |        |
| 6   | Pixel pitch (mm)         | Pixel pitch (mm) 0.153(H) X 0.153(V)   |        |
| 7   | Color configuration      | R. G. B. stripe                        |        |
| 8   | Display color            | Display color 262K colors              |        |
| 9   | Surface treatment        | Hard Coating                           |        |
| 10  | Transmittance            | 6.0% (Typ.)                            |        |
| 11  | Overall dimension (mm)   | nsion (mm) 40.58(H)x 56.96(V)x 1.26(T) |        |
| 12  | View Direction           | 12 o'clock                             |        |
| 13  | Weight (g)               | TBD                                    |        |

#### Key features

- Display moving pictures up to 30 FPS, and support area scrolling and partial display
- MCU interface and RGB interface standardization. n



**B. Electrical Specifications** 

**Version:** 0.3 **Page:** 3/23

#### 1. Input/Output signal interface

| Pin no.                | Symbol      | I/O |                                                             | Description                               |                                        |       |            |                                                                       | Connection When no use |
|------------------------|-------------|-----|-------------------------------------------------------------|-------------------------------------------|----------------------------------------|-------|------------|-----------------------------------------------------------------------|------------------------|
| 1, 2,<br>142, 143      | Dummy       | N   | Dumr                                                        | ny pi                                     |                                        | N.C.  |            |                                                                       |                        |
| 3 ~ 5,<br>139 ~<br>141 | VCOM        | -   | VCO                                                         | M of I                                    |                                        |       |            |                                                                       |                        |
| 6 ~ 13                 | VPP1 ~ VPP3 | I   | NVM                                                         | powe                                      | er inp                                 | ut    |            |                                                                       | Open                   |
| 14                     | TESTO2      | 0   | Test                                                        | oin                                       |                                        |       |            |                                                                       | Open                   |
| 16                     | TESTO3      | 0   | Test                                                        | oin                                       |                                        |       |            |                                                                       | Open                   |
| 17, 18                 | TEST1, 2    | 0   | Test                                                        | oin                                       |                                        |       |            |                                                                       | IOGND                  |
| 19                     | TEST4       | 0   | Test                                                        | oin                                       |                                        |       |            |                                                                       | IOVCC                  |
| 20                     | TEST5       | 0   | Test                                                        | oin                                       |                                        |       |            |                                                                       | IOGND                  |
| 21                     | Protect     | 0   | Test                                                        | Test pin                                  |                                        |       |            |                                                                       | IOVCC                  |
| 22 ~ 25                | IM[30]      | I   | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>Wher | 0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0 | 1M1 0 0 1 1 0 0 1 0 1 0 1 0 1 * serial | IMO   |            | DB pin used  DB[1710], DB[81]  DB[1710]  SDI, SDO  DB[17 0]  DB[17 9] |                        |
| 26, 28                 | TESTO4, 5   | 0   | Test p                                                      |                                           | code ID setting.                       | Open  |            |                                                                       |                        |
| 29                     | RESET       | ı   | Globa                                                       |                                           | et                                     |       |            |                                                                       | IOVCC                  |
| 30                     | VSYNC       | I   |                                                             |                                           |                                        | onous | signal     |                                                                       | IOVCC                  |
| 31                     | HSYNC       | ı   |                                                             |                                           |                                        |       | ous signal |                                                                       | IOVCC                  |



Version: 0.3 Page: 4/23

| 32      | DCLK     | I | Dot clock                                                                                                                                                                                                                                                                                                                                                | IOVCC |
|---------|----------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 33      | ENABLE   | I | Data ENEABLE signal for RGB interface operation. Low: Select (access enabled) High: Not select (access inhibited)                                                                                                                                                                                                                                        | IOVCC |
| 34 ~ 43 | DB[17 8] | I | An 18-bit parallel bi-directional data bus for                                                                                                                                                                                                                                                                                                           |       |
| 45 ~ 52 | DB[7 0]  | I | MCU system interface mode 8-bit I/F: DB[17:10] is used. 9-bit I/F: DB[17:9] is used. 16-bit I/F: DB[17:10] and DB[8:1] is used. 18-bit I/F: DB[17:0] is used. 18-bit parallel bi-directional data bus for RGB interface operation 6-bit RGB I/F: DB[17:12] are used. 16-bit RGB I/F: DB[17:13] and DB[11:1] are used. 18-bit RGB I/F: DB[17:1] are used. | IOVCC |
| 53      | SDO      | 0 | Serial data output                                                                                                                                                                                                                                                                                                                                       | Open  |
| 54      | SDI      | I | Serial data input                                                                                                                                                                                                                                                                                                                                        | IOVCC |
| 55      | RD       | I | A read strobe signal and enables an operation to read out data when the signal is low.                                                                                                                                                                                                                                                                   | IOVCC |
| 56      | WR       | I | A write strobe signal and enables an operation to write data when the signal is low.                                                                                                                                                                                                                                                                     | IOVCC |
| 57      | RS       | I | A register select signal.  Low: select an index or status register  High: select a control register                                                                                                                                                                                                                                                      | IOVCC |
| 58      | CS       | I | A chip select signal.  Low: the chip is selected and accessible  High: the chip is not selected and not  accessible                                                                                                                                                                                                                                      | IOVCC |
| 60      | TESTO9   | 0 | Test pin                                                                                                                                                                                                                                                                                                                                                 | Open  |
| 61      | FMARK    | 0 | Output a frame head pulse signal. The FMARK signal is used when writing RAM data in synchronization with frame. Leave the pin open when not in use.                                                                                                                                                                                                      | Open  |
| 62 ~ 69 | TS [08]  | 0 | Test pin                                                                                                                                                                                                                                                                                                                                                 | Open  |
| 70      | TSC      | 0 | Test pin                                                                                                                                                                                                                                                                                                                                                 | IOGND |



Version: Page: 0.3

5/23

| 71, 73,      | TESTO10, 11, |    |                                                                                                                                                                                                                                                                                                                                                                             |      |
|--------------|--------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 71, 73,      | 12           | 0  | Test pin                                                                                                                                                                                                                                                                                                                                                                    | Open |
| 75           | DummyR       | Ν  | Dummy pin                                                                                                                                                                                                                                                                                                                                                                   | N.C. |
| 76 ~ 78      | IOGND        | G  | IO Ground                                                                                                                                                                                                                                                                                                                                                                   |      |
| 79 ~ 81      | IOVCC        | PI | IO digital power supply                                                                                                                                                                                                                                                                                                                                                     |      |
| 82 ~ 84      | VCI          | PI | Analog power input, 2.6~3.3V is recommended.                                                                                                                                                                                                                                                                                                                                |      |
| 85 ~ 87      | VDD          | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 88 ~ 90      | AGND         | G  | Analog ground                                                                                                                                                                                                                                                                                                                                                               |      |
| 91 ~ 95      | AGND         | G  | Analog groun                                                                                                                                                                                                                                                                                                                                                                |      |
| 96           | VGS          | С  | Charge pumping circuit pin, connect to ground                                                                                                                                                                                                                                                                                                                               |      |
| 97, 98       | VCOM         | 0  | VCOM from IC, connect it to pin139 ~ 141 and pin 3 ~ 5                                                                                                                                                                                                                                                                                                                      |      |
| 99, 100      | VCOMH        | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 101, 102     | VCOML        | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 103          | VREG1OUT     | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 104          | VCOMR        | I  | A reference level to generate the VCOMH level either with an externally connected variable resistor or by setting the register of the IC. When using a variable resistor, halt the internal VCOMH adjusting circuit by setting the register and place the resister between VREG1OUT and AGND. When generating the VCOMH level by setting the register, leave this pin open. | Open |
| 105          | VCL          | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 106<br>~108  | AVDD         | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 109 ~<br>111 | VCI1         | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |
| 112 ~<br>115 | VCI          | PI | Analog power input, 2.6~3.3V is recommended.                                                                                                                                                                                                                                                                                                                                |      |
| 116, 117     | C12-         | С  | Charge pumping circuit pin, connect to a capacitor                                                                                                                                                                                                                                                                                                                          |      |



**Version:** 0.3 **Page:** 6/23

| 118, 119      | C12+     | С | Charge pumping circuit pin, connect to a capacitor |
|---------------|----------|---|----------------------------------------------------|
| 120, 121      | C11-     | С | Charge pumping circuit pin, connect to a capacitor |
| 122, 123      | C11+     | С | Charge pumping circuit pin, connect to a capacitor |
| 124 ~<br>127  | VGL      | С | Charge pumping circuit pin, connect to a capacitor |
| 128 ~<br>130  | VGH      | O | Charge pumping circuit pin, connect to a capacitor |
| 131           | C13-     | O | Charge pumping circuit pin, connect to a capacitor |
| 132           | C13+     | С | Charge pumping circuit pin, connect to a capacitor |
| 133           | C21-     | С | Charge pumping circuit pin, connect to a capacitor |
| 134           | C21+     | С | Charge pumping circuit pin, connect to a capacitor |
| 135           | C22-     | O | Charge pumping circuit pin, connect to a capacitor |
| 136           | C22+     | O | Charge pumping circuit pin, connect to a capacitor |
| 137           | C23-     | С | Charge pumping circuit pin, connect to a capacitor |
| 138           | C23+     | С | Charge pumping circuit pin, connect to a capacitor |
| 15, 44,<br>72 | IOGNDDUM | 0 | Output the IOGND voltage level.                    |
| 27, 59        | IOVCCDUM | 0 | Output the IOVCC voltage level.                    |

Note 1: Refer below figure to indicate pin1 and pin143.

Note 2: Customer can refer to H item of page 21 to design FPC.



**Version:** 0.3 **Page:** 7/23



## 2. Absolute Maximum Ratings

| Item                            | Symbol           | Min. | Max.    | Unit                                                                               | Remark |
|---------------------------------|------------------|------|---------|------------------------------------------------------------------------------------|--------|
| Input power supply              | Vcc              | -0.3 | 4.6     | V                                                                                  | Note 1 |
| LCD supply voltage range        | VGH-VGL          | -0.3 | 30      | V                                                                                  |        |
| LCD input voltage range         | Vi               | -0.3 | Vcc+0.3 | V                                                                                  | Note 2 |
| Operating temperature (Ambient) | T <sub>OPA</sub> | 0    | 60      | $^{\circ}$                                                                         |        |
| Storage temperature (Ambient)   | T <sub>STG</sub> | -25  | 80      | $^{\circ}\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |        |

Note 1: If the module exceeds the absolute maximum ratings, it may be damaged permanently. Also, if the module operated with the absolute maximum ratings for a long time, its reliability may drop.

Note 2:  $DB0 \sim DB15$ ,  $\overline{CS}$ ,  $\overline{RS}$ ,  $\overline{WR}$ ,  $\overline{RD}$ ,  $\overline{RESET}$ 



3. Electrical characteristics

#### 3.1 Typical operating conditions

| Item               | Symbol  | Min.            | Тур.      | Max. | Unit      | Remark |        |
|--------------------|---------|-----------------|-----------|------|-----------|--------|--------|
| Input power supply |         | Vcc             | 2.6       | 2.8  | 3.3       | V      | Note 1 |
| Input Signal       | H Level | V <sub>IH</sub> | 0.7 x Vcc | -    | Vcc       | V      | Note 2 |
| Voltage            | L Level | V <sub>IL</sub> | 0         | -    | 0.3 x Vcc | V      | Note 2 |
| Output signal      | H Level | V <sub>OH</sub> | 0.8 x Vcc | -    | Vcc       | V      | Note 2 |
| voltage            | L Level | V <sub>OL</sub> | 0         | -    | 0.2 x Vcc | V      | Note 3 |

Note 1: The operations are guaranteed under the recommended operating conditions only. These operations are not guaranteed if a quick voltage change occurs during operation. To prevent noise, a bypass capacitor must be inserted into the line close to power pin.

Version:

Page:

0.3

8/23

Note 2:  $\overline{CS}$ ,  $\overline{RS}$ , DBN (N=0 ~15),  $\overline{WR}$ ,  $\overline{RD}$ ,  $\overline{RESET}$ ,

Note 3: DBN (N=0 ~15)

#### 3.2 Power consumption (Note 1)

|                    | `              | ,               |      |      |      |      |        |
|--------------------|----------------|-----------------|------|------|------|------|--------|
| Mode               | Symbol         | Condition       | Min. | Тур. | Max. | Unit | Remark |
| Stand-by           | Ps             |                 | -    |      | TBD  | mW   | Note 2 |
| Partial display    | P <sub>P</sub> | $V_{CC} = 2.8V$ | -    | -    | TBD  | mW   | Note 3 |
| Still (65k colors) | $P_{g}$        |                 | -    | -    | TBD  | mW   | Note 4 |

Note 1: No backlight is driven

Note 2: Display off, black pattern

Note 3: 20 black display lines

Note 4: Full screen with 65K colors (Line inversion)



Version: 0.3 Page: 9/23

# 4.1 CPU i80 system

VDD = 2.6 to 3.3V, AGND=DGND=0V, Ta = -30 to  $70^{\circ}$ C



Figure 1: Parallel interface characteristics (8080-series MCU)



Version: 0.3 Page: 10/23

| Signal   | Symbol             | Parameter                          | MIN | MAX | Unit |
|----------|--------------------|------------------------------------|-----|-----|------|
| D/CX     | T <sub>AST</sub>   | Address setup time                 | 10  |     | ns   |
| D/CX     | T <sub>AHT</sub>   | Address hold time (Write/Read)     | 10  |     | ns   |
|          | T <sub>CHW</sub>   | Chip select "H" pulse width        | 0   |     | ns   |
|          | T <sub>CS</sub>    | Chip select setup time (Write)     | 35  |     | ns   |
| 001/     | T <sub>RCS</sub>   | Chip select setup time (Read ID)   | 45  |     | ns   |
| CSX      | $T_{RCSFM}$        | Chip select setup time (Read FM)   | 355 |     | ns   |
|          | $T_{CSF}$          | Chip select wait time (Write/Read) | 10  |     | ns   |
|          | T <sub>CSH</sub>   | Chip select hold time              | 10  |     | ns   |
|          | T <sub>WC</sub>    | Write cycle                        | 100 |     | ns   |
| WRX      | $T_{WRH}$          | Control pulse "H" duration         | 35  |     | ns   |
|          | $T_{WRL}$          | Control pulse "L" duration         | 35  |     | ns   |
|          | $T_RC$             | Read cycle (ID)                    | 160 |     | ns   |
| RDX (ID) | $T_{RDH}$          | Control pulse "H" duration (ID)    | 90  |     | ns   |
|          | $T_{RDL}$          | Control pulse "L" duration (ID)    | 45  |     | ns   |
| RDX      | $T_{RCFM}$         | Read cycle (FM)                    | 450 |     | ns   |
| (FM)     | $T_{RDHFM}$        | Control pulse "H" duration (FM)    | 90  |     | ns   |
| (1 101)  | $T_{RDLFM}$        | Control pulse "L" duration (FM)    | 355 |     | ns   |
|          | T <sub>DST</sub>   | Data setup time                    | 10  |     | ns   |
|          | $T_{DHT}$          | Data hold time                     | 10  |     | ns   |
| D[17:0]  | $T_RAT$            | Read access time (ID)              |     | 40  | ns   |
|          | T <sub>RATFM</sub> | Read access time (FM)              |     | 340 | ns   |
|          | T <sub>ODH</sub>   | Output disable time                | 20  | 80  | ns   |

The input signal rise time and fall time for VIH and VIL is specified at 15ns or less.



4.2 CPU i68 system

**Version:** 0.3 **Page:** 11/23

VDD = 2.6 to 3.3V, AGND=DGND=0V, Ta = -30 to  $70^{\circ}$ C



Figure 2: Parallel interface characteristics (6800-series MCU).



Version: 0.3 Page: 12/23

| Signal      | Symbol             | Parameter                          | MIN | MAX | Unit |
|-------------|--------------------|------------------------------------|-----|-----|------|
| D/CX        | T <sub>AST</sub>   | Address setup time                 |     |     | ns   |
| D/CX        | $T_{AHT}$          | Address hold time (Write/Read)     |     |     | ns   |
|             | T <sub>CHW</sub>   | Chip select "H" pulse width        |     |     | ns   |
|             | T <sub>CS</sub>    | Chip select setup time (Write)     |     |     | ns   |
|             | $T_{RCS}$          | Chip select setup time (Read ID)   | 45  |     | ns   |
| CSX         | $T_{RCSFM}$        | Chip select setup time (Read FM)   | 355 |     | ns   |
|             | $T_{CSF}$          | Chip select wait time (Write/Read) | 10  |     | ns   |
|             | T <sub>CSH</sub>   | Chip select hold time              | 10  |     | ns   |
| WRX         | T <sub>WC</sub>    | Write cycle                        | 100 |     | ns   |
|             | T <sub>WRH</sub>   | Control pulse "H" duration         | 35  |     | ns   |
|             | $T_{WRL}$          | Control pulse "L" duration         | 35  |     | ns   |
|             | $T_RC$             | Read cycle (ID)                    | 160 |     | ns   |
| RDX (ID)    | $T_{RDH}$          | Control pulse "H" duration (ID)    | 90  |     | ns   |
|             | $T_{RDL}$          | Control pulse "L" duration (ID)    | 45  |     | ns   |
| DDV         | $T_{RCFM}$         | Read cycle (FM)                    | 450 |     | ns   |
| RDX<br>(FM) | $T_{RDHFM}$        | Control pulse "H" duration (FM)    | 90  |     | ns   |
|             | $T_{RDLFM}$        | Control pulse "L" duration (FM)    | 355 |     | ns   |
|             | $T_{DST}$          | Data setup time                    | 10  |     | ns   |
|             | $T_{DHT}$          | Data hold time                     | 10  |     | ns   |
| D[17:0]     | $T_RAT$            | Read access time (ID)              |     | 40  | ns   |
|             | T <sub>RATFM</sub> | Read access time (FM)              |     | 340 | ns   |
|             | T <sub>ODH</sub>   | Output disable time                | 20  | 80  | ns   |

The input signal rise time and fall time for VIH and VIL is specified at 15ns or less.



**Version:** 0.3 **Page:** 13/23

#### C. Optical Specification

| Item           |        | Symbol | Condition                 | Min. | Тур. | Max. | Unit | Remark |
|----------------|--------|--------|---------------------------|------|------|------|------|--------|
| B              | Rise   | Tr     | $\theta = 0^{\circ}$      | -    | 12   | 1    | ms   | Note 4 |
| Response time  | Fall   | Tf     |                           | -    | 18   | -    | ms   |        |
| Contrast ratio |        | CR     | At optimize viewing angle | 250  | 300  | ı    | •    | Note 5 |
| Transmittance  |        | %      |                           |      | 6.0  |      | %    |        |
|                | Тор    | _      | 00.5                      | 40   | 60   | -    | deg. | Note 6 |
| ., .           | Bottom |        |                           | 10   | 20   | -    |      |        |
| Viewing angle  | Left   |        | - CR≧5                    | 30   | 45   | -    |      |        |
|                | Right  |        |                           | 30   | 45   | -    |      |        |
|                | White  | Wx     |                           | 0.26 | 0.31 | 0.36 |      |        |
| Color Tone     | vviile | Wy     | $\theta = 0^{\circ}$      | 0.28 | 0.33 | 0.38 | -    |        |

Note 1: Ta = $25^{\circ}$ C ± $2^{\circ}$ C.

Note 2: To be measured in the dark room.

Note 3: To be measured at the center area of panel with a aperture of 1° by Topcon luminance meter BM-5A, after 10 minutes module operation.



Note 4: Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively. The response time is defined as the time interval between the 10% and 90% of amplitudes.



Refer to figure as below:

Version: 0.3 Page: 14/23



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)=

Photo detector output when LCD is at "White" state

Photo detector output when LCD is at "Black" state

Note 6. Definition of viewing angle:

Refer to the figure as below.





D. Reliability Test Items:

#### 1. Test Items and Conditions

| No. | Test items                         | Conditions                                        |      | Remark        |
|-----|------------------------------------|---------------------------------------------------|------|---------------|
| 1   | High temperature storage           | Ta= 80°C                                          | 168H |               |
| 2   | Low temperature storage            | Ta= -25°ℂ                                         | 168H |               |
| 3   | High temperature operation         | Ta= 60°C                                          | 168H |               |
| 4   | Low temperature operation          | Ta= 0°C                                           | 168H |               |
| 5   | High temperature and high humidity | Ta= 60°C. 90% RH                                  | 168H | Operation     |
| 6   | Heat shock                         | -25°C~80°C/50 cycles 2H/cycle                     |      | Non-operation |
| 7   | Electrostatic discharge            | ±200V, 200pF(0 $\Omega$ ), once for each terminal |      | Non-operation |
| 8   | Drop (with carton)                 | Height: 80cm                                      |      |               |
|     | Stop (with darker)                 | 1 corner, 3 edges, 6 surfa                        |      |               |

Version:

Page:

0.3

15/23

Note 1: Ta: Ambient Temperature.

Note 2: After finishing the test, leave the samples under room temperature and normal humidity for 2 hours, and then this module should work normally.

Note 3: Failure Judgment Criterion:

- a. Squarely inspect all LCD function before and after reliability test.
- b. In the standard conditions, there is not display function NG issue occurred. All the cosmetic specification is judged before the reliability stress.



**Version:** 0.3 **Page:** 16/23



Version: 0.3 Page: 17/23

# F. Outline Dimensions of TFT LCD Drawing







Version: 0.3 Page: 18/23



ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PAPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



Version: 0.3 Page: 19/23

# H. Suggested Pin assignment of FPC

| Pin no. | Symbol | I/O | Description                                                                                                        | Remarks |
|---------|--------|-----|--------------------------------------------------------------------------------------------------------------------|---------|
| 1       | VCI    | PI  | Analog power input, 2.6~3.3V is recommended.                                                                       |         |
| 2       | IOVCC  | PI  | Digital power input, 1.65~3.3V is recommended.                                                                     |         |
| 3       | CS     | I   | A chip select signal.  Low: the chip is selected and accessible  High: the chip is not selected and not accessible |         |
| 4       | RS     | ı   | A register select signal.  Low: select an index or status register  High: select a control register                |         |
| 5       | WR     | ı   | A write strobe signal and enables an operation to write data when the signal is low.                               |         |
| 6       | RD     | I   | A read strobe signal and enables an operation to read out data when the signal is low.                             |         |
| 7       | DB0    | ı   | An 18-bit parallel bi-directional data bus for MCU                                                                 |         |
| 8       | DB1    | ı   | system interface mode<br>8-bit I/F: DB[17:10] is used.                                                             |         |
| 9       | DB2    | I   | 9-bit I/F: DB[17:9] is used.                                                                                       |         |
| 10      | DB3    | I   | 16-bit I/F: DB[17:10] and DB[8:1] is used.                                                                         |         |
| 11      | DB4    | I   | 18-bit I/F: DB[17:0] is used. 18-bit parallel bi-directional data bus for RGB                                      |         |
| 12      | DB5    | ı   | interface operation                                                                                                |         |
| 13      | DB6    | ı   | 6-bit RGB I/F: DB[17:12] are used.                                                                                 |         |
| 14      | DB7    | ı   | 16-bit RGB I/F: DB[17:13] and DB[11:1] are used.<br>18-bit RGB I/F: DB[17:1] are used.                             |         |
| 15      | DB8    | ı   |                                                                                                                    |         |
| 16      | DB9    | ı   |                                                                                                                    |         |
| 17      | DB10   | ı   |                                                                                                                    |         |
| 18      | DB11   | ı   |                                                                                                                    |         |
| 19      | DB12   | ı   |                                                                                                                    |         |
| 20      | DB13   | ı   |                                                                                                                    |         |
| 21      | DB14   | ı   |                                                                                                                    |         |
| 22      | DB15   | ı   |                                                                                                                    |         |
| 23      | DB16   | ı   |                                                                                                                    |         |



**Version:** 0.3 **Page:** 20/23

| 24 | DB17   | I |                                                  |  |
|----|--------|---|--------------------------------------------------|--|
|    |        |   | Data ENEABLE signal for RGB interface operation. |  |
| 25 | ENABLE | I | Low: Select (access enabled)                     |  |
|    |        |   | High: Not select (access inhibited)              |  |
| 26 | DCLK   | I | Dot clock                                        |  |
| 27 | HSYNC  | I | Horizontal synchronous signal                    |  |
| 28 | VSYNC  | I | Vertical synchronous signal                      |  |
| 29 | RESET  | I | Global reset                                     |  |
| 30 | VSS    | G | Ground                                           |  |

Note 1: I: Digital signal input, O: Digital signal output, IO: Digital inout pin, G: GND, PI: Power input. Note 2: Customer could consider putting LED pad on FPC.



Page:

Version: 0.3 21/23

### I. Recommended Initial Code

| Step | Register Address | Register Value | Remark                                                                                                          |
|------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------|
| 1    | R00h             | 0x0000         |                                                                                                                 |
| 2    | R01h             | 0x0100         |                                                                                                                 |
| 3    | R02h             | 0x0701         |                                                                                                                 |
| 4    | R03h             | 0xd030         | For 8-bit data bus D15[TRI]=1, 18 bit in 3 times transfer. Set D15[TRI]=0, when using neither 8-bit nor 16-bit. |
| 5    | R04h             | 0x0000         |                                                                                                                 |
| 6    | R08h             | 0x0207         |                                                                                                                 |
| 7    | R0Ah             | 0x0000         |                                                                                                                 |
| 8    | R0Ch             | 0x0000         |                                                                                                                 |
| 9    | R0Dh             | 0x0000         |                                                                                                                 |
| 10   | R0Fh             | 0x0000         |                                                                                                                 |
| 11   | R07h             | 0x0101         |                                                                                                                 |
| 12   | R10h             | 0x15b0         |                                                                                                                 |
| 13   | R11h             | 0x0007         |                                                                                                                 |
| 14   | R17h             | 0x0001         |                                                                                                                 |
| 15   | R12h             | 0x01bb         |                                                                                                                 |
| 16   | R13h             | 0x1c00         |                                                                                                                 |
| 17   | R29h             | 0x0012         |                                                                                                                 |
| 18   | R50h             | 0x0000         |                                                                                                                 |
| 19   | R51h             | 0x00ef         |                                                                                                                 |
| 20   | R52h             | 0x0000         |                                                                                                                 |
| 21   | R53h             | 0x013f         |                                                                                                                 |
| 22   | R30h             | 0x0102         | Gamma setting of VSD0                                                                                           |
| 23   | R31h             | 0x0c20         | Gamma setting of VSD1                                                                                           |
| 24   | R32h             | 0x0b21         | Gamma setting of VSD2                                                                                           |
| 25   | R33h             | 0x250f         | Gamma setting of VSD61                                                                                          |



**Version:** 0.3 **Page:** 22/23

| 26 | R34h | 0x1d0b | Gamma setting of VSD62 |
|----|------|--------|------------------------|
| 27 | R35h | 0x0a04 | Gamma setting of VSD63 |
| 28 | R36h | 0x1701 | Gamma setting of VSD13 |
| 29 | R37h | 0x0617 | Gamma setting of VSD50 |
| 30 | R38h | 0x0305 | Gamma setting of VSD4  |
| 31 | R39h | 0x0A05 | Gamma setting of VSD8  |
| 32 | R3Ah | 0x0f04 | Gamma setting of VSD20 |
| 33 | R3Bh | 0x0f00 | Gamma setting of VSD27 |
| 34 | R3Ch | 0x000f | Gamma setting of VSD36 |
| 35 | R3Dh | 0x050f | Gamma setting of VSD43 |
| 36 | R3Eh | 0x0204 | Gamma setting of VSD55 |
| 37 | R3Fh | 0x0404 | Gamma setting of VSD59 |
| 38 | R90h | 0x2700 |                        |
| 39 | R92h | 0x0000 |                        |
| 40 | R93h | 0x0103 |                        |
| 41 | R95h | 0x0110 |                        |
| 42 | R97h | 0x0000 |                        |
| 43 | R98h | 0x0000 |                        |
| 44 | RF0h | 0x5408 |                        |
| 45 | RF3h | 0x0010 |                        |
| 46 | RF4h | 0x001f |                        |
| 47 | RF0h | 0x0010 |                        |
| 49 | R07h | 0x0173 |                        |
| 50 | R95h | 0x0110 |                        |
| 51 | R97h | 0x0000 |                        |
| 52 | R98h | 0x0000 |                        |
| 53 | RF0h | 0x5408 |                        |
| 54 | RF3h | 0x0005 |                        |
| 55 | RF4h | 0x001f |                        |
| -  |      |        |                        |



Version: 0.3 Page: 23/23

| 56 | RF0h | 0x0000 |  |
|----|------|--------|--|
| 57 | R07h | 0x0173 |  |